

#### **Lab Report**

LAB — 01

CSE - 206

#### Presented By:

• Name: Tunazzinur Rahman Kabbo

• Intake: 44

• Sec: 07

• **ID**: 19202103268

#### **Presented To:**

Iffat Tamanna

Lecturer, BUBT
Department of Computer Science & Engineering
Email: iffat@bubt.edu.bd

#### LAB-01

Name of the experiment: To verify the behaviore of logic gates using truth table and implementation of all basic logic gates using Proteus.

# Equipments:

- (i) Proteux software.
- (ii) And Grate (7408)
- (ii) OR Grate (7432)
- (in) NoT Gate (7404)
- (V) NAND Grate (7400)
- (vi) NOR Geate (7402)
- (vii) XOR Grate (XOR)
- (viii) XNOR Grate (4077)
- (ix) Logic Probe.
- (X) Logic State

### Description:

Logic gates are like devices that acts as a building block for digital cincuits, they perform basic logical functions that are fundamental to digital cincuits. Most electronic devices o we use today will have some from of logic gates in them. For example, logic gates can be used in technologies such as smartphones etc. Logic gates are based on Boolean Algebra (O and 1).

Truth Table;

AND Geate

Output

A B A.B.

O O O

1 O

1 O

1 1 1

Input

OR Geate

=> A+B

|    |     | Output |
|----|-----|--------|
| A  | В   | A+B    |
| 0  | D   | 0      |
| 0  | 1   | 1      |
| 1  | D   | 1      |
| 1  | 1   | 1      |
| In | put | •      |

NOT Grate

 $\Rightarrow \widetilde{A}$ 

| Input | Output |
|-------|--------|
| A     | Ā      |
| 0     | 1      |
| 1     | 0      |

NAND Geste

=> A.B

|   |   |         | Outpu       |
|---|---|---------|-------------|
| Α | В | A.B     | A.B         |
| 0 | 0 | 0       | 1           |
| 0 | 1 | 0       | 1           |
| 1 | 0 | 0       | 1           |
| 1 | 1 | 1       | 0           |
| - | 1 | <b></b> | <del></del> |

Input

### NOR Rate

=> A+B

|       |   | Output |     |  |
|-------|---|--------|-----|--|
| A     | В | A+B    | A+B |  |
| 0     | 0 | 0      | 1   |  |
| 0     | 1 | 1      | 0   |  |
| 1     | 0 | 1      | 0   |  |
| 1     | 1 | 1      | 0   |  |
| Input |   |        |     |  |

# XOR Grate

$$\Rightarrow A \oplus B$$

$$= (A+B) \cdot (\overline{A}+\overline{B})$$

|     | Dutpul |       |  | Output |  |  |
|-----|--------|-------|--|--------|--|--|
| A   | В      | A 🕀 B |  |        |  |  |
| 0   | 0      | 0     |  |        |  |  |
| 0 . | 1      | 1     |  |        |  |  |
| 1   | 0      | 1     |  |        |  |  |
| _ 1 | 1      | 0     |  |        |  |  |
| -   |        |       |  |        |  |  |

Input

#### XNOR Grate

Output

| => | A⊙B                                           |
|----|-----------------------------------------------|
| =  | A TB                                          |
| ≥  | $(\overline{A} + B) \cdot (A + \overline{B})$ |

|     |     |     | 0 0 - 1 |   |
|-----|-----|-----|---------|---|
| A   | В   | AÐB | Ā⊕B     |   |
| 0   | 0   | 0   | 1       |   |
| 0   | 1   | 1   | 0       | - |
| 1   | 0   | 1   | 0       |   |
| - 1 | 1 # | • 0 | 1 .     |   |
|     | #   |     |         |   |

Input



## Conclusion:

- (i) We have learnt how to implement circuits in Proteux Software.
- (ii) We have understood the digit simulation of any circuit in the software.
- (iii) we have verified the truth table for each input output combination.
- (iv) We repeated the process for all other logic gates.

